Indian Journal of Pure & Applied Physics Vol. 57, February 2019, pp. 90-94

# Current-mode biquad filter using CNTFET-based ZC-CITA

Laxya<sup>a</sup>, Dinesh Prasad<sup>a</sup>\*, Mainuddin<sup>a</sup> & S S Islam<sup>b</sup>

<sup>a</sup>Department of Electronics and Communication Engineering, Faculty of Engineering and Technology, Jamia Millia Islamia, New Delhi 110 025, India

<sup>b</sup>Centre for Nanoscience and Nanotechnology, Jamia Millia Islamia, New Delhi 110 025, India

Received 15 January 2018; accepted 11 October 2018

A CNTFET-based z-copy current inverting *trans*-conductance amplifier (ZC-CITA) has been proposed. The proposed model uses 28 CNTFET-based transistors, 3 current sources and it uses supply voltages of  $\pm 2V$  with 32 nm technology mode. This paper also introduces the validity of ZC-CITA showing its application as biquad filter which has not been designed yet with an added advantage of power reduction. The result has been verified using HSPICE.

Keywords: Carbon nanotube field effect transistor (CNTFET), Carbon nanotube (CNT), Low power, Current inverting transconductance amplifier (CITA), Biquad filter

# **1** Introduction

Current mode and voltage mode are the active building blocks which are used in designing of analog signal processing circuit in recent past years due to their dynamic properties like large dynamic range, low power consumption, less area, high bandwidth<sup>1,2</sup>. A number of active building block is available in literature as current mode and voltage mode circuits such as current conveyor, current differencing buffered amplifier (CDBA), operational transconductance amplifier (OTA), current inverting (CITA)<sup>3-5</sup>, current transconductance amplifier operational amplifier (COA) and have been brought in as a response to these demands. In this paper, a new CNTFET based current-mode circuit structures for "Z-copy current inverting transconductance amplifier (ZC-CITA)" has proposed that were recommended as multipurpose current mode analog building blocks by Biolek<sup>6</sup>. It has been observed that there is an improvement in universal CDTA with the addition of Z-copy current, *i.e.*, current  $(I_z)$ . A traditional current mirror and the third generation current conveyor circuit are commonly used to achieve z-copy output current<sup>7</sup>. The main aim of the paper is to enhance the performance like transconductance, power dissipation of CITA by sing CNTFET. The internal structure of ZC-CITA is taken from the structure of<sup>8</sup> by grounding the p-terminal. The generalised block diagram of ZC-CITA is given in Fig. 1.

\*Corresponding author (E-mail: dprasad@jmi.ac.in)

The port relation of CITA is given by these equations:

$$V_n = 0 \qquad \dots (1)$$

$$I_z = -I_n \qquad \dots (2)$$

$$I_x = \pm g_m v_z \qquad \dots (3)$$

# 2 Proposed CNTFET Based ZC-CITA

The CNTFET based ZC-CITA is shown in Fig. 2 in which we use 28 CNTFET MOSFETs (M1-M18, M19- M28 are identical Table 1). The output current  $(I_{+})$  of the proposed ZC-CITA can be calculated as:

$$I_{+} = g_{m16} v_{g16} - g_{m21} v_{g21} \qquad \dots (4)$$



Fig. 1 — Generalised block diagram of ZC-CITA.

| Table 1 — CNTFET based transistor dimensions. |                  |                     |                 |                |  |
|-----------------------------------------------|------------------|---------------------|-----------------|----------------|--|
| Transistor                                    | Diameter<br>(nm) | Inter-pitch<br>(nm) | Number of tubes | Channel length |  |
| M1-M18                                        | 1.5              | 20                  | 6               | 32             |  |
| M19-M24                                       | 1.5              | 20                  | 5               | 32             |  |
| M25-M28                                       | 1.5              | 20                  | 6               | 32             |  |



Fig. 2 — Proposed circuit of CNTFET based ZC-CITA.



Fig. 3 — Transconductance  $(g_m)$  of CNTFET based ZC-CITA.

The power supply voltage is taken as  $V_{dd} = -V_{ss} = 2V$ and the bias current  $I_{b1}$  and  $I_{b2}$  which is equal to 85  $\mu$ A, Hence for finding the different values of transconductance we can vary the  $I_{b3}$  from 10  $\mu$ A to 1 mA, where we have take the value of  $I_{b3} = 200 \ \mu$ A and we get inverted current shown in block diagram of ZC-CITA. Where transconductance ( $g_m$ ) at  $I_{b3} = 200 \ \mu$ A is 226.1  $\mu$ A/V is shown in Fig. 3. This transconductance can be varies with the change in value of  $I_{b3}$  and the power dissipation is 441.5  $\mu$ W and the DC current and input-output transfer characteristics are shown in Fig. 4 and Fig. 5, respectively.

The CNTFET based z-copy use MOSFET which are having identical channel size and 32 nm technology node considered oxide thickness is 4 nm and supply voltage of  $\pm 2$  V. The HFO<sub>2</sub> is taken as







Fig. 5 — DC transfer characteristics of  $I_{in}$  and  $I_{z}$ .

gate oxide which has dielectric constant of 16, whereas the mean free path is 200 nm and doping of  $12.5 \text{ nm}^{9-13}$ . The channel length ratio will depend on count of carbon nanotube used in p and n type MOSFET. The parameter of general CNTFET is shown in Table  $2^{14}$ . The port resistance (input and output resistance) with respect to pitch and number of tubes are shown in Fig. 6 and Fig.7, respectively.

CNTFET layout diagram is shown in Fig. 8. In CNTFET, single wall carbon nanotube (SWCNT) was

| Table 2 — CNTFET parameter.        |                   |  |  |  |
|------------------------------------|-------------------|--|--|--|
| CNTFET parameters                  | Considered values |  |  |  |
| Work function (CNT)                | 4.5 eV            |  |  |  |
| Mean Free path: Intrinsic CNT      | 200 nm            |  |  |  |
| Gate oxide                         | HFO <sub>2</sub>  |  |  |  |
| Dielectric constant                | 16                |  |  |  |
| Power supply                       | $\pm 2V$          |  |  |  |
| Mean free path: Doped CNT          | 12.5 nm           |  |  |  |
| Physical channel length $(L_{ch})$ | 32 nm             |  |  |  |
| Oxide thickness $(T_{ox})$         | 4 nm              |  |  |  |
| Pitch                              | 20 nm             |  |  |  |
| Chirality of tube (m,n)            | 19,0              |  |  |  |



Fig. 6 — Port resistance with respect to inter pitch CNT.



Fig. 7 — Port resistance with respect to number of tubes.

used in parallel combination which results in merging of channel. However source and drain terminals are heavily doped whereas channel is kept undoped<sup>14-17</sup>.

In CNTFET-based ZC-CITA the finest parameters related to structure are estimated as:

Count of tubes (N): Individual Nanotube based transistor will not be able to cope up with the performance as compared with CMOS so that to increase the performance of the circuit, count of CNT has to increase and used in the form of array which is calculated as:

$$W = (N-1) * S + D_{cnt}$$
 ... (5)

Inter-CNT Pitch (S): The distance between the two adjacent Nanotube forming centre is called inter CNT pitch, denoted by S.

$$V_{th} = \frac{av_{\pi}}{\sqrt{3qD_{cnt}}} \qquad \dots (6)$$

Diameter of CNT ( $D_{cnt}$ ): Diameter of the CNT is directly related to threshold voltage and the parameter of Chirality of tube (m,n) which is calculated as<sup>18-20</sup>:

$$D_{cnt} = \frac{A\sqrt{(n^2 + m^2 + mn)}}{\pi} \dots (7)$$

# **3 Proposed CNTFET ZC-CITA Based CM Biquad** Filter

The proposed design of biquad filter circuit consists of two capacitor and a ZC-CITA block which has three outputs  $I_{01}$ ,  $I_{02}$ ,  $I_{03}$ , shown in Fig. 9.

From  $I_{o1}$ ,  $I_{o2}$ ,  $I_{o3}$ ,  $I_{o4}$  we can get the transfer functions corresponding to which we get the desired



Fig. 8 — General CNTFET layout diagram.



Fig. 9 — Block diagram of proposed biquad filter.

response of low pass, high pass, band pass and band reject filter. After routine circuit analysis technique we find the transfer functions as:

$$\frac{I_{o3}}{I_{in}} = \frac{s^2 C_1 C_2}{s^2 C_1 C_2 + s C_1 C_2 + g_1 g_2} \qquad \dots (8)$$

$$\frac{I_{o2}}{I_{in}} = \frac{g_1 g_2}{s^2 C_1 C_2 + s C_1 C_2 + g_1 g_2} \qquad \dots (9)$$

$$\frac{I_{o1}}{I_{in}} = \frac{sC2g_1}{s^2C_1C_2 + sC_1C_2 + g_1g_2} \qquad \dots (10)$$

$$\frac{I_{o4}}{I_{in}} = \frac{s^2 C_1 C_2 + g_1 g_2}{s^2 C_1 C_2 + s C_1 C_2 + g_1 g_2} \qquad \dots (11)$$

The filter natural frequency  $(\omega_o)$  and the quality factor  $(Q_o)$  is calculated as:

$$\omega_o = \sqrt{\frac{g_1 g_2}{C_1 C_2}}$$
 ... (12)

$$Q_o = \frac{\omega_o C_1}{C_1 C_2} \qquad \dots (13)$$

#### **4 Results**

The proposed biquad is simulated using HSPICE with component value at  $C_1$ =3 nF and  $C_2$ =6 nF. The frequency response of proposed biquad is shown in Fig. 10. This CNTFET based ZC-CITA Circuit uses less power consumption and biquad use less number of components, *i.e.*, only two capacitors. From a single circuit we can derive low pass, high pass, band pass and band reject filters as shown in Fig. 10.



Fig. 10 — Frequency response of a proposed biquad filter.

### **5** Conclusions

This paper presents ZC-CITA based on CNTFET and its application as biquad filter which has not been designed yet and utilizes fewer number of components i.e. only two capacitors having higher transconductance and low power consumption. This paper present ZC-CITA based on CNTFET which gives better performance as compare to CMOS structure. The result has been verified using HSPICE at 32 nm technology node Input-output transconductance, characteristics, DC transfer characteristics and input-output resistance has also been successfully verified. The improvement in the circuit is also verified with biquad filter of 10 k as cut-off frequency.

#### Acknowledgement

This research is supported by the "Young Faculty Research Fellowship and Research/Contingency Grant" to Jamia Millia Islamia, under "Visvesvaraya Ph. D. Scheme for Electronics and IT" in 2016-17 and this work was performed at the Advanced Analog Signal Processing Laboratory of the Department of Electronics and Communication Engineering, F/O Engineering and Technology, Jamia Millia Islamia, New Delhi 110 025, India.

#### References

- 1 Kacar F & Basak E, J Circuits Syst Comput, 23 (2014) 1450101.
- 2 Pandey N & Pandey R, *Act Passiv Electron Compon*, 2013 (2013) 1.
- 3 Prasad D, Bhaskar D R & Singh A K, Int J Electron Commun (AEU), 63 (2009) 497.

- 4 Silapan P & Siripruchyanun M, *Anal Integr Circuits Signal Process*, 68 (2011) 111.
- 5 Tangsrirat W, Pukkalanun T, Mongkolwai P & Surakampontorn W, *Int J Electron Commun*, 65 (2011) 198.
- 6 Biolek D, Senani R, Biolkova V & Kolka Z, *Radioengineering*, 17 (2008) 15.
- 7 Kacar F & Kuntman H, Turk J Elec Eng Comp Sci, 19 (2011) 631.
- 8 Keskin A U, Biolek D, Hancioglu E & Biolkova V, Int J Electron Commun, 60 (2006) 443.
- 9 Patil N, Deng J, Mitra S & Wong H S P, *IEEE Trans* Nanotechnol, 8 (1) (2009) 37.
- 10 Cui Y, Zhong Z, Wang D, Wang W U & Lieber C M, *Nano* Lett, 3 (2003) 149.
- 11 Deng J & Wong H S, IEEE Trans Electron Dev, 54 (2007) 3186.

- 12 Deng J & Wong H S, *IEEE Trans Electron Dev*, 54 (2007) 3195.
- 13 Javey A, Guo J, Farmer B, Wang Q, Yenilmez E, Gordon G, Lundstrom M & Dai H, Nano Lett, 4 (2004) 1319.
- 14 Iijima S, Nature, 354 (1991) 56.
- 15 Ali K, IEEE Trans Electron Dev, 53 (2006) 2718.
- 16 Appenzeller J, Proc IEEE, 96 (2008) 201.
- 17 Koungmin R, Badmaev A, Zhou C, Wong H P & Mitra S, IEEE Trans Nanotechnol, 8 (2009) 498.
- 18 Deng J, Patil N, Ryu K, Badmaev A, Zhou C, Mitra S & Wong H S P, *Int Solid State Circuit Conf*, (2007) 70.
- 19 Imran A, Hasan M, Islam A & Ahamad S, *IEEE Trans* Nanotechnol, 11 (2012) 1100.
- 20 Jitendra M & Maheshwari S, Sci World J, (2013) 859784.